











SLLSEQ0A - AUGUST 2015-REVISED SEPTEMBER 2015

ISO5852S

## ISO5852S High-CMTI 2.5-A / 5-A Isolated IGBT, MOSFET Gate Driver with Split Outputs and Active Safety Features

#### **Features**

- 100-kV/µs Minimum Common-Mode Transient Immunity (CMTI) at  $V_{CM} = 1500 \text{ V}$
- Split Outputs to Provide 2.5-A Peak Source and 5-A Peak Sink Currents
- Short Propagation Delay: 76 ns (Typ), 110 ns (Max)
- 2-A Active Miller Clamp
- **Output Short-Circuit Clamp**
- Soft Turn-Off (STO) during Short Circuit
- Fault Alarm upon Desaturation Detection is Signaled on FLT and Reset Through RST
- Input and Output Under Voltage Lock-Out (UVLO) with Ready (RDY) Pin Indication
- Active Output Pull-down and Default Low Outputs with Low Supply or Floating Inputs
- 2.25-V to 5.5-V Input Supply Voltage
- 15-V to 30-V Output Driver Supply Voltage
- **CMOS Compatible Inputs**
- Rejects Input Pulses and Noise Transients Shorter Than 20 ns
- Operating Temperature: -40°C to 125°C Ambient
- Surge Immunity 12800-V<sub>PK</sub> (according to IEC 61000-4-5)
- Safety and Regulatory Certifications:
  - 8000-V<sub>PK</sub> V<sub>IOTM</sub> and 2121-V<sub>PK</sub> V<sub>IORM</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 5700-V<sub>RMS</sub> Isolation for 1 Minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1, IEC 60601-1 and IEC 61010-1 End **Equipment Standards**
  - CQC Certification per GB4943.1-2011
  - All Certifications are Planned

## 2 Applications

- Isolated IGBT and MOSFET Drives in
  - Industrial Motor Control Drives
  - **Industrial Power Supplies**
  - Solar Inverters
  - **HEV and EV Power Modules**
  - Induction Heating

## 3 Description

The ISO5852S is a  $5.7\text{-kV}_{\text{RMS}}$ , reinforced isolated gate driver for IGBTs and MOSFETs with split outputs, OUTH and OUTL, providing 2.5-A source and 5-A sink current. The input side operates from a single 2.25-V to 5.5-V supply. The output side allows for a supply range from minimum 15-V to maximum 30-V. Two complementary CMOS inputs control the output state of the gate driver. The short propagation time of 76 ns assures accurate control of the output stage.

An internal desaturation (DESAT) fault detection recognizes when the IGBT is in an overcurrent condition. Upon a DESAT detect, a Mute logic immediately blocks the output of the isolator and initiates a soft-turn-off procedure which disables, OUTH, and pulls OUTL to low over a time span of 2 µs. When OUTL reaches 2 V with respect to the most negative supply potential, V<sub>EE2</sub>, the gate driver output is pulled hard to V<sub>EE2</sub> potential turning the IGBT immediately off.

When desaturation is active, a fault signal is sent across the isolation barrier pulling the FLT output at the input side low and blocking the isolator input. Mute logic is activated through the soft-turn-off period. The FLT output condition is latched and can be reset only after RDY goes high, through a lowactive pulse at the RST input.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| ISO5852S    | SOIC (16) | 10.30 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Functional Block Diagram**





## **Table of Contents**

| 1 | Features 1                                                        |    | 9.2 Functional Block Diagram                     | 16              |
|---|-------------------------------------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                                                    |    | 9.3 Feature Description                          | 17              |
| 3 | Description 1                                                     |    | 9.4 Device Functional Modes                      | 21              |
| 4 | Revision History2                                                 | 10 | Application and Implementation                   | 22              |
| 5 | Description (continued)3                                          |    | 10.1 Application Information                     | <mark>22</mark> |
| 6 | Pin Configuration and Function3                                   |    | 10.2 Typical Applications                        | <mark>22</mark> |
| 7 | Specifications4                                                   | 11 | Power Supply Recommendations                     | 32              |
| ′ |                                                                   | 12 | Layout                                           | 32              |
|   | 7.1 Absolute Maximum Ratings                                      |    | 12.1 Layout Guidelines                           | 32              |
|   | 7.3 Recommended Operating Conditions                              |    | 12.2 PCB Material                                |                 |
|   | 7.4 Thermal Information                                           |    | 12.3 Layout Example                              | 32              |
|   | 7.5 Power Rating                                                  | 13 | Device and Documentation Support                 | 33              |
|   | 7.6 Electrical Characteristics 5                                  |    | 13.1 Documentation Support                       |                 |
|   | 7.7 Switching Characteristics 6                                   |    | 13.2 Community Resources                         | 33              |
|   | 7.8 Typical Characteristics                                       |    | 13.3 Trademarks                                  |                 |
| 8 | Parameter Measurement Information                                 |    | 13.4 Electrostatic Discharge Caution             | 33              |
| - |                                                                   |    | 13.5 Glossary                                    |                 |
| 9 | Detailed Description         16           9.1 Overview         16 | 14 | Mechanical, Packaging, and Orderable Information |                 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | Moved Features: "100-kV/µs Minimum Common-Mode Transient Immunity" to the top of the list                                                                      |   |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| •  | Moved Features: "100-kV/µs Minimum Common-Mode Transient Immunity" to the top of the list                                                                      | 1 |
| •  | Changed from a 1-page Product Preview to the full datasheet.                                                                                                   | 1 |
| •  | Changed text "single 3-V To: 5.5-V supply" to "single 2.25-V to 5.5-V supply" in the Description                                                               | 1 |
| •  | Changed text "IGBT is in an overload condition" To: "IGBT is in an overcurrent condition" in the Description                                                   | 1 |
| •  | Changed text "and reduces the voltage at OUTL over a minimum time span of 2 µs" To: "and pulls OUTL to low over a time span of 2 µs" in the <i>Description</i> |   |
| •  | Changed paragraph 3 of the Description                                                                                                                         | 1 |
| •  | Changed the Functional Block Diagram, added STO on pin OUTL                                                                                                    | 1 |



## 5 Description (continued)

When the IGBT is turned off during normal operation with bipolar output supply, the output is hard clamp to  $V_{EE2}$ . If the output supply is unipolar, an active Miller clamp can be used, allowing Miller current to sink across a low impedance path preventing IGBT to be dynamically turned on during high voltage transient conditions.

The readiness for the gate driver to be operated is under the control of two undervoltage-lockout circuits monitoring the input side and output side supplies. If either side has insufficient supply the RDY output goes low, otherwise this output is high.

The ISO5852S is available in a 16-pin SOIC package. Device operation is specified over a temperature range from –40°C to 125°C ambient.

## 6 Pin Configuration and Function



#### **Pin Functions**

| PIN              |       | 1/0 | DECORPORTION                                                             |
|------------------|-------|-----|--------------------------------------------------------------------------|
| NAME             | NO.   | 1/0 | DESCRIPTION                                                              |
| $V_{EE2}$        | 1, 8  | -   | Output negative supply. Connect to GND2 for Unipolar supply application. |
| DESAT            | 2     | I   | Desaturation voltage input                                               |
| GND2             | 3     | -   | Gate drive common. Connect to IGBT emitter.                              |
| OUTH             | 4     | 0   | Positive gate drive voltage output                                       |
| $V_{CC2}$        | 5     | -   | Most positive output supply potential.                                   |
| OUTL             | 6     | 0   | Negative gate drive voltage output                                       |
| CLAMP            | 7     | 0   | Miller clamp output                                                      |
| GND1             | 9, 16 | -   | Input ground                                                             |
| IN+              | 10    | I   | Non-inverting gate drive voltage control input                           |
| IN-              | 11    | I   | Inverting gate drive voltage control input                               |
| RDY              | 12    | 0   | Power-good output, active high when both supplies are good.              |
| FLT              | 13    | 0   | Fault output, low-active during DESAT condition                          |
| RST              | 14    | I   | Reset input, apply a low pulse to reset fault latch.                     |
| V <sub>CC1</sub> | 15    | -   | Positive input supply (2.25-V to 5.5-V)                                  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                      |                                     |                                                  | MIN                    | MAX                    | UNIT |
|----------------------|-------------------------------------|--------------------------------------------------|------------------------|------------------------|------|
| V <sub>CC1</sub>     | Supply voltage input side           |                                                  | GND1 - 0.3             | 6                      | V    |
| $V_{CC2}$            | Positive supply voltage output side | (V <sub>CC2</sub> – GND2)                        | -0.3                   | 35                     | V    |
| $V_{EE2}$            | Negative supply voltage output side | (V <sub>EE2</sub> – GND2)                        | -17.5                  | 0.3                    | V    |
| V <sub>(SUP2)</sub>  | Total supply output voltage         | (V <sub>CC2</sub> - V <sub>EE2</sub> )           | -0.3                   | 35                     | V    |
| V <sub>(OUTH)</sub>  | Positive gate driver output voltage |                                                  | V <sub>EE2</sub> - 0.3 | V <sub>CC2</sub> + 0.3 | V    |
| V <sub>(OUTL)</sub>  | Negative gate driver output voltage |                                                  | V <sub>EE2</sub> - 0.3 | V <sub>CC2</sub> + 0.3 | V    |
| I <sub>(OUTH)</sub>  | Gate driver high output current     | Gate driver high output current                  |                        | 2.7                    | Α    |
| I <sub>(OUTL)</sub>  | Gate driver low output current      | (max pulse width = 10 μs, max duty cycle = 0.2%) |                        | 5.5                    | Α    |
| V <sub>(LIP)</sub>   | Voltage at IN+, IN-, FLT, RDY, RST  |                                                  | GND1 - 0.3             | V <sub>CC1</sub> + 0.3 | V    |
| I <sub>(LOP)</sub>   | Output current of FLT, RDY          |                                                  |                        | 10                     | mA   |
| V <sub>(DESAT)</sub> | Voltage at DESAT                    |                                                  | GND2 - 0.3             | V <sub>CC2</sub> + 0.3 | V    |
| V <sub>(CLAMP)</sub> | Clamp voltage                       |                                                  | V <sub>EE2</sub> - 0.3 | V <sub>CC2</sub> + 0.3 | V    |
| TJ                   | Junction temperature                |                                                  | -40                    | 150                    | °C   |
| T <sub>STG</sub>     | Storage temperature                 |                                                  | -65                    | 150                    | °C   |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                                                         | MIN                    | NOM MAX                | UNIT |
|---------------------|-------------------------------------------------------------------------|------------------------|------------------------|------|
| $V_{CC1}$           | Supply voltage input side                                               | 2.25                   | 5.5                    | V    |
| $V_{CC2}$           | Positive supply voltage output side (V <sub>CC2</sub> – GND2)           | 15                     | 30                     | V    |
| V <sub>(EE2)</sub>  | Negative supply voltage output side (V <sub>EE2</sub> – GND2)           | -15                    | 0                      | V    |
| V <sub>(SUP2)</sub> | Total supply voltage output side (V <sub>CC2</sub> – V <sub>EE2</sub> ) | 15                     | 30                     | V    |
| $V_{(IH)}$          | High-level input voltage (IN+, IN-, RST)                                | 0.7 x V <sub>CC1</sub> | V <sub>CC1</sub>       | V    |
| $V_{(IL)}$          | Low-level input voltage (IN+, IN-, RST)                                 | 0                      | 0.3 x V <sub>CC1</sub> | V    |
| t <sub>UI</sub>     | Pulse width at IN+, IN- for full output (C <sub>LOAD</sub> = 1 nF)      | 40                     |                        | ns   |
| t <sub>RST</sub>    | Pulse width at RST for resetting fault latch                            | 800                    |                        | ns   |
| T <sub>A</sub>      | Ambient temperature                                                     | -40                    | 125                    | °C   |



#### 7.4 Thermal Information

|                        | THERMAL METRIC(1)                                                                                                       | DW (SOIC) | LIAUT |
|------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------|-------|
|                        | Junction-to-ambient thermal resistance  Junction-to-case (top) thermal resistance  Junction-to-board thermal resistance | 16 PINS   | UNIT  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance                                                                                  | 99.6      |       |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance                                                                               | 48.5      |       |
| $R_{\theta JB}$        | Junction-to-board thermal resistance                                                                                    | 56.5      | °C/W  |
| ΨЈТ                    | Junction-to-top characterization parameter                                                                              | 29.2      |       |
| ΨЈВ                    | Junction-to-board characterization parameter                                                                            | 56.5      |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Power Rating

|                 |                                          |                                                                              | VALUE | UNIT |
|-----------------|------------------------------------------|------------------------------------------------------------------------------|-------|------|
| $P_D$           | Maximum power dissipation <sup>(1)</sup> | $V_{CC1} = 5.5 \text{-V}, V_{CC2} = 30 \text{-V}, T_A = 25 ^{\circ}\text{C}$ | 1255  |      |
| $P_{ID}$        | Maximum Input power dissipation          | V <sub>CC1</sub> = 5.5-V, V <sub>CC2</sub> = 30-V, T <sub>A</sub> = 25°C     | 175   | mW   |
| P <sub>OD</sub> | Maximum Output power dissipation         | $V_{CC1} = 5.5 \text{-V}, V_{CC2} = 30 \text{-V}, T_A = 25 ^{\circ}\text{C}$ | 1080  |      |

<sup>(1)</sup> Full chip power dissipation is de-rated 10.04 mW/°C beyond 25°C ambient temperature. At 125°C ambient temperature, a maximum of 251 mW total power dissipation is allowed. Power dissipation can be optimized depending on ambient temperature and board design, while ensuring that Junction temperature does not exceed 150°C.

#### 7.6 Electrical Characteristics

Over recommended operating conditions unless otherwise noted. All typical values are at  $T_A$  = 25°C,  $V_{CC1}$  = 5 V,  $V_{CC2}$  – GND2 = 15 V, GND2 –  $V_{EE2}$  = 8 V

|                                            | PARAMETER                                                                   | TEST CONDITIONS                                                         | MIN                    | TYP                     | MAX                    | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| VOLTAGE S                                  | UPPLY                                                                       |                                                                         | '                      |                         |                        |      |
| V <sub>IT+(UVLO1)</sub>                    | Positive-going UVLO1 threshold voltage input side                           |                                                                         |                        |                         | 2.25                   | V    |
| V <sub>IT-(UVLO1)</sub>                    | Negative-going UVLO1 threshold voltage input side                           |                                                                         | 1.7                    |                         |                        | V    |
| V <sub>HYS(UVLO1)</sub>                    | UVLO1 Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) input side  |                                                                         |                        | 0.2                     |                        | V    |
| V <sub>IT+(UVLO2)</sub>                    | Positive-going UVLO2 threshold voltage output side                          |                                                                         |                        | 12                      | 13                     | V    |
| V <sub>IT-(UVLO2)</sub>                    | Negative-going UVLO2 threshold voltage output side                          |                                                                         | 9.5                    | 11                      |                        | V    |
| V <sub>HYS(UVLO2)</sub>                    | UVLO2 Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) output side |                                                                         |                        | 1                       |                        | V    |
| I <sub>Q1</sub>                            | Input supply quiescent current                                              |                                                                         |                        | 2.8                     | 4.5                    | mA   |
| I <sub>Q2</sub>                            | Output supply quiescent current                                             |                                                                         |                        | 3.6                     | 6                      | mA   |
| LOGIC I/O                                  |                                                                             |                                                                         |                        |                         |                        |      |
| V <sub>IT+(IN,RST)</sub>                   | Positive-going input threshold voltage (IN+, IN-, RST)                      |                                                                         |                        |                         | 0.7 x V <sub>CC1</sub> | V    |
| $V_{\text{IT-(IN},\overline{\text{RST}})}$ | Negative-going input threshold voltage (IN+, IN-, RST)                      |                                                                         | 0.3 x V <sub>CC1</sub> |                         |                        | V    |
| V <sub>HYS(IN,RST)</sub>                   | Input hysteresis voltage (IN+, IN-, RST)                                    |                                                                         |                        | 0.15 x V <sub>CC1</sub> |                        | V    |
| I <sub>IH</sub>                            | High-level input leakage at (IN+) <sup>(1)</sup>                            | IN+ = V <sub>CC1</sub>                                                  |                        | 100                     |                        | μΑ   |
| I <sub>IL</sub>                            | Low-level input leakage at (IN-, RST) (2)                                   | IN- = GND1, RST = GND1                                                  |                        | -100                    |                        | μΑ   |
| I <sub>PU</sub>                            | Pull-up current of FLT, RDY                                                 | $V_{(RDY)} = GND1, V_{(FLT)} = GND1$                                    |                        | 100                     |                        | μΑ   |
| V <sub>(OL)</sub>                          | Low-level output voltage at FLT, RDY                                        | I <sub>(FLT)</sub> = 5 mA                                               |                        |                         | 0.2                    | V    |
| GATE DRIVE                                 | ER STAGE                                                                    |                                                                         |                        |                         |                        |      |
| V <sub>(OUTPD)</sub>                       | Active output pull-down voltage                                             | I <sub>(OUTH/L)</sub> = 200 mA, V <sub>CC2</sub> = open                 |                        |                         | 2                      | V    |
| V <sub>OUTH</sub>                          | High-level output voltage                                                   | I <sub>(OUTH)</sub> = -20 mA                                            | V <sub>CC2</sub> - 0.5 | V <sub>CC2</sub> - 0.24 |                        | V    |
| V <sub>OUTL</sub>                          | Low-level output voltage                                                    | I <sub>(OUTL)</sub> = 20 mA                                             |                        | V <sub>EE2</sub> + 13   | V <sub>EE2</sub> + 50  | mV   |
| I <sub>(OUTH)</sub>                        | High-level output peak current                                              | IN+ = high, IN- = low,<br>V <sub>(OUTH)</sub> = V <sub>CC2</sub> - 15 V | 1.5                    | 2.5                     |                        | А    |

<sup>(1)</sup>  $I_{IH}$  for IN-,  $\overline{RST}$  pin is zero as they are pulled high internally

<sup>(2)</sup> I<sub>IL</sub> for IN+ is zero, as it is pulled low internally



## **Electrical Characteristics (continued)**

Over recommended operating conditions unless otherwise noted. All typical values are at  $T_A = 25$ °C,  $V_{CC1} = 5$  V,  $V_{CC2} - GND2 = 15$  V,  $GND2 - V_{EE2} = 8$  V

|                          | PARAMETER                                                       | TEST CONDITIONS                                                      | MIN  | TYP                      | MAX                     | UNIT |
|--------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|------|--------------------------|-------------------------|------|
| I <sub>(OUTL)</sub>      | Low-level output peak current                                   | IN+ = Iow, $IN- = high$ ,<br>$V_{(OUTL)} = V_{EE2} + 15 V$           | 3.4  | 5                        |                         | А    |
| $I_{(OLF)}$              | Low level output current during fault condition                 |                                                                      |      | 130                      |                         | mA   |
| ACTIVE MILI              | LER CLAMP                                                       |                                                                      |      |                          |                         |      |
| V <sub>(CLP)</sub>       | Low-level clamp voltage                                         | I <sub>(CLP)</sub> = 20 mA                                           |      | V <sub>EE2</sub> + 0.015 | V <sub>EE2</sub> + 0.08 | V    |
| I <sub>(CLP)</sub>       | Low-level clamp current                                         | $V_{(CLAMP)} = V_{EE2} + 2.5 V$                                      | 1.6  | 2.5                      | 3.3                     | Α    |
| V <sub>(CLTH)</sub>      | Clamp threshold voltage                                         |                                                                      | 1.6  | 2.1                      | 2.5                     | V    |
| SHORT CIRC               | CUIT CLAMPING                                                   |                                                                      |      |                          |                         |      |
| V <sub>(CLP-OUTH)</sub>  | Clamping voltage<br>(V <sub>OUTH</sub> - V <sub>CC2</sub> )     | IN+ = high, IN- = low, $t_{CLP}$ = 10 $\mu$ s, $I_{(OUTH)}$ = 500 mA |      | 1.1                      | 1.3                     | V    |
| V <sub>(CLP-OUTL)</sub>  | Clamping voltage (V <sub>OUTL</sub> - V <sub>CC2</sub> )        | IN+ = high, IN- = low, $t_{CLP}$ = 10 $\mu$ s, $I_{(OUTL)}$ = 500 mA |      | 1.3                      | 1.5                     | V    |
| V <sub>(CLP-CLAMP)</sub> | Clamping voltage (V <sub>CLP</sub> - V <sub>CC2</sub> )         | IN+ = high, IN- = low, $t_{CLP}$ = 10 $\mu$ s, $I_{(CLP)}$ = 500 mA  |      | 1.3                      |                         | V    |
| ( ,                      | Clamping voltage at CLAMP                                       | $IN+ = High, IN- = Low, I_{(CLP)} = 20 \text{ mA}$                   |      | 0.7                      | 1.1                     | V    |
| V <sub>(CLP-OUTL)</sub>  | Clamping voltage at OUTL (V <sub>CLP</sub> - V <sub>CC2</sub> ) | IN+ = High, IN- = Low, I <sub>(OUTL)</sub> = 20 mA                   |      | 0.7                      | 1.1                     | V    |
| DESAT PRO                | TECTION                                                         |                                                                      |      |                          |                         |      |
| I <sub>(CHG)</sub>       | Blanking capacitor charge current                               | V <sub>(DESAT)</sub> - GND2 = 2 V                                    | 0.42 | 0.5                      | 0.58                    | mA   |
| I <sub>(DCHG)</sub>      | Blanking capacitor discharge current                            | V <sub>(DESAT)</sub> - GND2 = 6 V                                    | 9    | 14                       |                         | mA   |
| V <sub>(DSTH)</sub>      | DESAT threshold voltage with respect to GND2                    |                                                                      | 8.3  | 9                        | 9.5                     | V    |
| V <sub>(DSL)</sub>       | DESAT voltage with respect to GND2, when OUTH/L is driven low   |                                                                      | 0.4  |                          | 1                       | V    |

## 7.7 Switching Characteristics

Over recommended operating conditions unless otherwise noted. All typical values are at  $T_A = 25$ °C,  $V_{CC1} = 5$  V,  $V_{CC2} - GND2 = 15$  V,  $GND2 - V_{EE2} = 8$  V

|                                     | PARAMETER                                       | TES.                                         | T CONDITIONS                   | MIN | TYP | MAX               | UNIT  |
|-------------------------------------|-------------------------------------------------|----------------------------------------------|--------------------------------|-----|-----|-------------------|-------|
| t <sub>r</sub>                      | Output signal rise time at OUTH                 |                                              |                                | 12  | 18  | 35                | ns    |
| t <sub>f</sub>                      | Output signal fall time at OUTL                 |                                              |                                | 12  | 20  | 37                | ns    |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay                               | C 1 n F                                      |                                |     | 76  | 110               | ns    |
| t <sub>sk-p</sub>                   | Pulse Skew  t <sub>PHL</sub> - t <sub>PLH</sub> |                                              |                                |     |     | 20                | ns    |
| t <sub>sk-pp</sub>                  | Part-to-part skew                               |                                              | see Figure 41, Figure 42,      |     |     | 30 <sup>(1)</sup> | ns    |
| t <sub>GF (IN,/RST)</sub>           | Glitch filter on IN+, IN-, RST                  |                                              | and Figure 43                  | 20  | 30  | 40                | ns    |
| t <sub>DS (90%)</sub>               | DESAT sense to 90% V <sub>OUTH/L</sub> delay    | C <sub>LOAD</sub> = 10 nF                    |                                |     | 553 | 760               | ns    |
| t <sub>DS (10%)</sub>               | DESAT sense to 10% V <sub>OUTH/L</sub> delay    |                                              |                                |     | 2   | 3.5               | μs    |
| t <sub>DS (GF)</sub>                | DESAT glitch filter delay                       | C <sub>LOAD</sub> = 1 nF                     |                                |     | 330 |                   | ns    |
| t <sub>DS (FLT)</sub>               | DESAT sense to FLT-low delay                    | see Figure 43                                |                                |     |     | 1.4               | μs    |
| t <sub>LEB</sub>                    | Leading edge blanking time                      | see Figure 41 an                             | d Figure 42                    | 310 | 400 | 480               | ns    |
| t <sub>GF(RSTFLT)</sub>             | Glitch filter on RST for resetting FLT          |                                              |                                | 300 |     | 800               | ns    |
| Cı                                  | Input capacitance <sup>(2)</sup>                | $V_{I} = V_{CC1}/2 + 0.4$<br>$V_{CC1} = 5 V$ | $x \sin (2\pi ft), f = 1 MHz,$ |     | 2   |                   | pF    |
| CMTI                                | Common-mode transient immunity                  | V <sub>CM</sub> = 1500 V, se                 | ee Figure 44                   | 100 | 120 |                   | kV/μs |

<sup>(1)</sup> Measured at same supply voltage and temperature condition

<sup>2)</sup> Measured from input pin to ground.



#### 7.8 Typical Characteristics



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



Copyright © 2015, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**



Copyright © 2015, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2015, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**





## 8 Parameter Measurement Information



Figure 41. OUTH/L Propagation Delay, Non-Inverting Configuration



Figure 42. OUTH/L Propagation Delay, Inverting Configuration

Submit Documentation Feedback



## **Parameter Measurement Information (continued)**



Figure 43. DESAT, OUTH/L, FLT, RST Delay

ISO5852S

#### 15 $V_{CC2}$ $V_{CC1}$ 0.1µF 15V 1µF 2.25 V...5.5 V 9, 16 GND1 GND2 14 $V_{EE2}$ **RST Isolation Barrier** 6 10 S1 IN+ OUT Pass-Fail Criterion: 11 OUT must remain stable IN-13 FLT DESAT 12

Figure 44. Common-Mode Transient Immunity Test Circuit

Product Folder Links: /S05852S

**RDY** 

CLAMP

OUTH



## 9 Detailed Description

#### 9.1 Overview

The ISO5852S is an isolated gate driver for IGBTs and MOSFETs. Input CMOS logic and output power stage are separated by a Silicon dioxide (SiO<sub>2</sub>) capacitive isolation.

The IO circuitry on the input side interfaces with a micro controller and consists of gate drive control and RESET (RST) inputs, READY (RDY) and FAULT (FLT) alarm outputs. The power stage consists of power transistors to supply 2.5-A pull-up and 5-A pull-down currents to drive the capacitive load of the external power transistors, as well as DESAT detection circuitry to monitor IGBT collector-emitter overvoltage under short circuit events. The capacitive isolation core consists of transmit circuitry to couple signals across the capacitive isolation barrier, and receive circuitry to convert the resulting low-swing signals into CMOS levels. The ISO5852S also contains under voltage lockout circuitry to prevent insufficient gate drive to the external IGBT, and active output pull-down feature which ensures that the gate-driver output is held low, if the output supply voltage is absent. The ISO5852S also has an active Miller clamp which can be used to prevent parasitic turn-on of the external power transistor, due to Miller effect, for unipolar supply operation.

## 9.2 Functional Block Diagram



Product Folder Links: /SO5852S

Copyright © 2015, Texas Instruments Incorporated



#### 9.3 Feature Description

#### 9.3.1 Supply and active Miller clamp

The ISO5852S supports both bipolar and unipolar power supply with active Miller clamp.

For operation with bipolar supplies, the IGBT is turned off with a negative voltage on its gate with respect to its emitter. This prevents the IGBT from unintentionally turning on because of current induced from its collector to its gate due to Miller effect. In this condition it is not necessary to connect CLAMP output of the gate driver to the IGBT gate. Typical values of  $V_{CC2}$  and  $V_{EE2}$  for bipolar operation are 15-V and -8-V with respect to GND2.

For operation with unipolar supply, typically,  $V_{CC2}$  is connected to 15-V with respect to GND2, and  $V_{EE2}$  is connected to GND2. In this use case, the IGBT can turn-on due to additional charge from IGBT Miller capacitance caused by a high voltage slew rate transition on the IGBT collector. To prevent IGBT to turn on, the CLAMP pin is connected to IGBT gate and Miller current is sinked through a low impedance CLAMP transistor.

Miller CLAMP is designed for Miller current up to 2-A. When the IGBT is turned-off and the gate voltage transitions below 2-V the CLAMP current output is activated.

#### 9.3.2 Active Output Pull-down

The Active output pull-down feature ensures that the IGBT gate OUTH/L is clamped to  $V_{EE2}$  to ensure safe IGBT off-state, when the output side is not connected to the power supply.

#### 9.3.3 Undervoltage Lockout (UVLO) with Ready (RDY) Pin Indication Output

Undervoltage Lockout (UVLO) ensures correct switching of IGBT. The IGBT is turned-off, if the supply  $V_{CC1}$  drops below  $V_{IT-(UVLO1)}$ , irrespective of IN+, IN- and RST input till  $V_{CC1}$  goes above  $V_{IT+(UVLO1)}$ .

In similar manner, the IGBT is turned-off, if the supply  $V_{CC2}$  drops below  $V_{IT-(UVLO2)}$ , irrespective of IN+, IN- and RST input till  $V_{CC2}$  goes above  $V_{IT+(UVLO2)}$ .

Ready (RDY) pin indicates status of input and output side Under Voltage Lock-Out (UVLO) internal protection feature. If either side of device have insufficient supply ( $V_{CC1}$  or  $V_{CC2}$ ), the RDY pin output goes low; otherwise, RDY pin output is high. RDY pin also serves as an indication to the micro-controller that the device is ready for operation.

## 9.3.4 Soft Turn-Off, Fault (FLT) and Reset (RST)

During IGBT overcurrent condition, a Mute logic initiates a soft-turn-off procedure which disables, OUTH, and pulls OUTL to low over a time span of 2 µs. When desaturation is active, a fault signal is sent across the isolation barrier pulling the FLT output at the input side low and blocking the isolator input. Mute logic is activated through the soft-turn-off period. The FLT output condition is latched and can be reset only after RDY goes high, through a low-active pulse at the RST input. RST has an internal filter to reject noise and glitches. By asserting RST for atleast the specified minimum duration (800ns), device input logic can be enabled or disabled.

#### 9.3.5 Short Circuit Clamp

Under short circuit events it is possible that currents are induced back into the gate-driver OUTH/L and CLAMP pins due to parasitic Miller capacitance between the IGBT collector and gate terminals. Internal protection diodes on OUTH/L and CLAMP help to sink these currents while clamping the voltages on these pins to values slightly higher than the output side supply.



#### **Feature Description (continued)**

#### 9.3.6 High Voltage Feature Description

#### 9.3.6.1 Package Insulation and Safety-Related Specifications

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                        | TEST CONDITIONS                                                                                 |     | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| L(I01)                | Minimum air gap (clearance)                      | Shortest terminal-to-terminal distance through air                                              | 8   |     |     | mm   |
| L(I02) <sup>(1)</sup> | Minimum external tracking (creepage)             | Shortest terminal-to-terminal distance across the package surface                               | 8   |     |     | mm   |
| СТІ                   | Tracking resistance (comparative tracking index) | DIN EN 60112 (VDE 0303-11);<br>IEC 60112; Material Group I according to IEC 60664-1;<br>UL 746A | 600 |     |     | V    |

#### (1) Per JEDEC package dimensions.

#### **NOTE**

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.

Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

#### 9.3.6.2 Insulation Characteristics

|                   | PARAMETER                                 | TEST CONDITIONS                                                                                                                          | SPECIFICATION      | UNIT             |  |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|
| DTI               | Distance through the insulation           | Minimum internal gap (internal clearance)                                                                                                | 21                 | μm               |  |
| V                 | Moving in lotton working voltons          | Time dependent dialectric breekdown (TDDD) Test                                                                                          | 1500               | $V_{RMS}$        |  |
| V <sub>IOWM</sub> | Maximum isolation working voltage         | Time dependent dielectric breakdown (TDDB) Test                                                                                          | 2121               | $V_{DC}$         |  |
| DIN V \           | /DE V 0884-10 (VDE V 0884-10):2006-12     |                                                                                                                                          |                    |                  |  |
| $V_{IORM}$        | Maximum repetitive peak isolation voltage |                                                                                                                                          | 2121               |                  |  |
|                   |                                           | Method A, After Input/Output safety test subgroup 2/3, $V_{PR} = 1.2 \times V_{IORM}$ , $t = 10 \text{ sec}$ , Partial discharge < 5 pC  | 2545               |                  |  |
| V <sub>PR</sub>   | Input to output test voltage              | Method A, After environmental tests subgroup 1, $V_{PR} = 1.6 \times V_{IORM}$ , $t = 10$ sec (qualification) Partial discharge < 5 pC   | 3393               | .,               |  |
|                   |                                           | Method B1, 100% Production test, V <sub>PR</sub> = 1.875 × V <sub>IORM</sub> , t = 1 sec Partial discharge < 5 pC                        | 3976               | $V_{PK}$         |  |
| V <sub>IOTM</sub> | Maximum Transient isolation voltage       | $V_{TEST} = V_{IOTM}$ , t = 60 sec (qualification), t = 1 sec (100% production)                                                          | 8000               |                  |  |
| $V_{IOSM}$        | Maximum surge isolation voltage           | Test method per IEC 60065, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.6 \times V_{IOSM} = 12800 V_{PK} (qualification)^{(1)}$                | 8000               |                  |  |
| $R_S$             | Insulation resistance                     | $V_{IO}$ = 500 V at $T_S$                                                                                                                | > 10 <sup>9</sup>  | Ω                |  |
| -                 |                                           | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                           | > 10 <sup>12</sup> | Ω                |  |
| R <sub>IO</sub>   | Isolation resistance, input to output (2) | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le \text{max}$                                                                   | > 10 <sup>11</sup> | Ω                |  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (2)  | $V_{IO} = 0.4 \text{ x sin } (2\pi ft), f = 1 \text{ MHz}$                                                                               | 1                  | pF               |  |
|                   | Pollution degree                          |                                                                                                                                          | 2                  | -                |  |
| UL 157            | 7                                         |                                                                                                                                          |                    |                  |  |
| V <sub>ISO</sub>  | Withstanding Isolation voltage            | $V_{TEST} = V_{ISO}$ , $t = 60$ sec (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 \ V_{RMS}$ , $t = 1$ sec (100% production) | 5700               | V <sub>RMS</sub> |  |

(1) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(2) All pins on each side of the barrier tied together creating a two-terminal device



## 9.3.6.3 Regulatory Information

| VDE                                                                                                                                                                                                       | CSA                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UL                                                          | CQC                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Plan to certify according to DIN V<br>VDE V 0884-10 (VDE V 0884-<br>10):2006-12 and DIN EN 60950-1<br>(VDE 0805 Teil 1):2011-01                                                                           | Plan to certify under CSA Component<br>Acceptance Notice 5A, IEC 60950-1,<br>IEC 61010-1, and IEC 60601-1                                                                                                                                                                                                                                                                                                                                                                       | Plan to certify under 1577 Component<br>Recognition Program | Plan to certify according to GB 4943.1-2011                                                             |
| Reinforced Insulation Maximum Transient isolation voltage, 8000 V <sub>PK</sub> ; Maximum surge isolation voltage, 8000 V <sub>PK</sub> , Maximum repetitive peak isolation voltage, 2121 V <sub>PK</sub> | Isolation Rating of 5700 V <sub>RMS</sub> ;<br>Reinforced insulation per CSA 61010-1-12 and IEC 61010-1 (3rd Ed.), 300 V <sub>RMS</sub> max working voltage);<br>Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 (2nd Ed.), 800 V <sub>RMS</sub> max working voltage (pollution degree 2, material group I);<br>2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 V <sub>RMS</sub> (354 V <sub>PK</sub> ) max working voltage | Single Protection, 5700 V <sub>RMS</sub> <sup>(1)</sup>     | Reinforced Insulation, Altitude ≤ 5000m, Tropical climate, 250 V <sub>RMS</sub> maximum working voltage |
| Certification planned                                                                                                                                                                                     | Certification planned                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Certification planned                                       | Certification planned                                                                                   |

<sup>(1)</sup> Production tested  $\geq$  6840 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

#### 9.3.6.4 IEC 60664-1 Rating Table

| PARAMETER                   | TEST CONDITIONS                             | SPECIFICATION |
|-----------------------------|---------------------------------------------|---------------|
| Basic Isolation Group       | Material Group                              | I             |
| Installation Classification | Rated Mains Voltage ≤ 600 V <sub>RMS</sub>  | I-IV          |
| Installation Classification | Rated Mains Voltage ≤ 1000 V <sub>RMS</sub> | I-III         |



#### 9.3.6.5 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                   | PARAMETER                              | TEST CONDITIONS                                                                                                                | MIN | TYP | MAX                 | UNIT |
|-------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|------|
|                   |                                        | $\theta_{JA} = 99.6^{\circ}\text{C/W}, \ V_{I} = 2.75 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |     |     | 456                 |      |
| I <sub>S</sub> Sa |                                        | $\theta_{JA} = 99.6^{\circ}\text{C/W}, \ V_{I} = 3.6 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$  |     |     | 346                 |      |
|                   | Safety input, output or supply current | $\theta_{JA} = 99.6^{\circ}\text{C/W}, \ V_{I} = 5.5 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$  |     |     | 228                 | mA   |
|                   |                                        | $\theta_{JA} = 99.6^{\circ}\text{C/W}, \ V_{I} = 15 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$   |     |     | 84                  |      |
|                   |                                        | $\theta_{JA} = 99.6^{\circ}\text{C/W}, \ V_{I} = 30 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$   |     |     | 42                  |      |
| $P_S$             | Safety input, output, or total power   | $\theta_{JA} = 99.6$ °C/W, $T_J = 150$ °C, $T_A = 25$ °C                                                                       |     |     | 1255 <sup>(1)</sup> |      |
| T <sub>S</sub>    | Maximum ambient safety temperature     |                                                                                                                                |     |     | 150                 | °C   |

<sup>(1)</sup> Input, output, or the sum of input and output power should not exceed this value

The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed in the High-K Test Board for Leaded Surface-Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.





9.3.6.6 Surge Voltage Rating

|                      |                |                                                                     | VALUE  | UNIT     |
|----------------------|----------------|---------------------------------------------------------------------|--------|----------|
| V <sub>(Surge)</sub> | Surge immunity | 1.2/50 µs voltage surge pulse according to IEC 60065 <sup>(1)</sup> | ±12800 | $V_{PK}$ |

(1) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.



#### 9.4 Device Functional Modes

In ISO5852S OUTH/L to follow IN+ in normal functional mode, FLT needs to be in high state.

Table 1. Function Table<sup>(1)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | IN+  | IN-  | RST  | RDY  | OUTH/L |
|------------------|------------------|------|------|------|------|--------|
| PU               | PD               | Х    | Х    | Х    | Low  | Low    |
| PD               | PU               | Х    | Х    | Х    | Low  | Low    |
| PU               | PU               | Х    | Х    | Low  | High | Low    |
| PU               | Open             | Х    | Х    | Х    | Low  | Low    |
| PU               | PU               | Low  | Х    | Х    | High | Low    |
| PU               | PU               | Х    | High | Х    | High | Low    |
| PU               | PU               | High | Low  | High | High | High   |

<sup>(1)</sup> PU: Power Up ( $V_{CC1} \ge 2.25$ -V,  $V_{CC2} \ge 13$ -V), PD: Power Down ( $V_{CC1} \le 1.7$ -V,  $V_{CC2} \le 9.5$ -V), X: Irrelevant



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The ISO5852S is an isolated gate driver for power semiconductor devices such as IGBTs and MOSFETs. It is intended for use in applications such as motor control, industrial inverters and switched mode power supplies. In these applications, sophisticated PWM control signals are required to turn the power devices on and off, which at the system level eventually may determine, for example, the speed, position, and torque of the motor or the output voltage, frequency and phase of the inverter. These control signals are usually the outputs of a micro controller, and are at low voltage levels such as 2.5 V, 3.3 V or 5 V. The gate controls required by the MOSFETs and IGBTs, on the other hand, are in the range of 30-V (using Unipolar Output Supply) to 15-V (using Bipolar Output Supply), and need high current capability to be able to drive the large capacitive loads offered by those power transistors. Not only that, the gate drive needs to be applied with reference to the Emitter of the IGBT (Source for MOSFET), and by construction, the Emitter node in a gate drive system swings between 0 to the DC bus voltage, that can be several 100s of volts in magnitude.

The ISO5852S is thus used to level shift the incoming 2.5-V, 3.3-V and 5-V control signals from the microcontroller to the 30-V (using Unipolar Output Supply) to 15-V (using Bipolar Output Supply) drive required by the power transistors while ensuring high-voltage isolation between the driver side and the microcontroller side.

#### 10.2 Typical Applications

Figure 47 shows the typical application of a three-phase inverter using six ISO5852S isolated gate drivers. Three-phase inverters are used for variable-frequency drives to control the operating speed of AC motors and for high power applications such as High-Voltage DC (HVDC) power transmission.

The basic three-phase inverter consists of three single-phase inverter switches each comprising two ISO5852S devices that are connected to one of the three load terminals. The operation of the three switches is coordinated so that one switch operates at each 60 degree point of the fundamental output waveform, thus creating a six-step line-to-line output waveform. In this type of applications, carrier-based PWM techniques are applied to retain waveform envelope and cancel harmonics.



Figure 47. Typical Motor Drive Application



## **Typical Applications (continued)**

#### 10.2.1 Design Requirements

Unlike optocoupler based gate drivers which need external current drivers and biasing circuitry to provide the input control signals, the input control to the ISO5852S is CMOS and can be directly driven by the microcontroller. Other design requirements include decoupling capacitors on the input and output supplies, a pullup resistor on the common drain FLT output signal, and a high-voltage protection diode between the IGBT collector and the DESAT input. Further details are explained in the subsequent sections. Table 2 shows the allowed range for Input and Output supply voltage, and the typical current output available from the gate-driver.

**Table 2. Design Parameters** 

| PARAMETER                                                                   | VALUE           |
|-----------------------------------------------------------------------------|-----------------|
| Input supply voltage                                                        | 2.25-V to 5.5-V |
| Unipolar output supply voltage ( $V_{CC2}$ - GND2 = $V_{CC2}$ - $V_{EE2}$ ) | 15-V to 30-V    |
| Bipolar output supply voltage (V <sub>CC2</sub> - V <sub>EE2</sub> )        | 15-V to 30-V    |
| Bipolar output supply voltage (GND2 - V <sub>EE2</sub> )                    | 0-V to 15-V     |
| Output current                                                              | 2.5-A           |

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Recommended ISO5852S Application Circuit

The ISO5852S has both, inverting and non-inverting gate control inputs, an active low reset input, and an open drain fault output suitable for wired-OR applications. The recommended application circuit in Figure 48 illustrates a typical gate driver implementation with Unipolar Output Supply and Figure 49 illustrates a typical gate driver implementation with Bipolar Output Supply using the ISO5852S.

A 0.1- $\mu$ F bypass capacitor, recommended at input supply pin V<sub>CC1</sub> and 1- $\mu$ F bypass capacitor, recommended at output supply pin V<sub>CC2</sub>, provide the large transient currents necessary during a switching transition to ensure reliable operation. The 220 pF blanking capacitor disables DESAT detection during the off-to-on transition of the power device. The DESAT diode (D<sub>DST</sub>) and its 1- $\mu$ R series resistor are external protection components. The R<sub>G</sub> gate resistor limits the gate charge current and indirectly controls the IGBT collector voltage rise and fall times. The open-drain FLT output and RDY output has a passive 10- $\mu$ R pull-up resistor. In this application, the IGBT gate driver is disabled when a fault is detected and will not resume switching until the micro-controller applies a reset signal.



Figure 48. Unipolar Output Supply

Figure 49. Bipolar Output Supply

#### 10.2.2.2 FLT and RDY Pin Circuitry

There is  $50-k\Omega$  pull-up resistor internally on  $\overline{FLT}$  and RDY pins. The  $\overline{FLT}$  and RDY pin is an open-drain output. A  $10-k\Omega$  pull-up resistor can be used to make it faster rise and to provide logic high when  $\overline{FLT}$  and RDY is inactive, as shown in Figure 50.



Fast common mode transients can inject noise and glitches on FLT and RDY pins due to parasitic coupling. This is dependent on board layout. If required, additional capacitance (100 pF to 300 pF) can be included on the FLT and RDY pins.



Figure 50. FLT and RDY Pin Circuitry for High CMTI

#### 10.2.2.3 Driving the Control Inputs

The amount of common-mode transient immunity (CMTI) can be curtailed by the capacitive coupling from the high-voltage output circuit to the low-voltage input side of the ISO5852S. For maximum CMTI performance, the digital control inputs, IN+ and IN-, must be actively driven by standard CMOS, push-pull drive circuits. This type of low-impedance signal source provides active drive signals that prevent unwanted switching of the ISO5852S output under extreme common-mode transient conditions. Passive drive circuits, such as open-drain configurations using pull-up resistors, must be avoided. There is a 20 ns glitch filter which can filter a glitch up to 20 ns on IN+ or IN-.

#### 10.2.2.4 Local Shutdown and Reset

In applications with local shutdown and reset, the  $\overline{\text{FLT}}$  output of each gate driver is polled separately, and the individual reset lines are asserted low independently to reset the motor controller after a fault condition.



Figure 51. Local Shutdown and Reset for Noninverting (left) and Inverting Input Configuration (right)



#### 10.2.2.5 Global-Shutdown and Reset

When configured for inverting operation, the ISO5852S can be configured to shutdown automatically in the event of a fault condition by tying the FLT output to IN+. For high reliability drives, the open drain FLT outputs of multiple ISO5852S devices can be wired together forming a single, common fault bus for interfacing directly to the micro-controller. When any of the six gate drivers of a three-phase inverter detects a fault, the active low FLT output disables all six gate drivers simultaneously.



Figure 52. Global Shutdown with Inverting Input Configuration



#### 10.2.2.6 Auto-Reset

In this case, the <u>gate</u> control signal at IN+ is also applied to the RST input to reset the fault latch every switching cycle. Incorrect RST makes output go low. A fault condition, however, the gate driver remains in the latched fault state until the gate control signal changes to the 'gate low' state and resets the fault latch.

If the gate control signal is a continuous PWM signal, the fault latch will always be reset before IN+ goes high again. This configuration protects the IGBT on a cycle by cycle basis and automatically resets before the next 'on' cycle.



Figure 53. Auto Reset for Non-inverting and Inverting Input Configuration



#### 10.2.2.7 DESAT Pin Protection

Switching inductive loads causes large instantaneous forward voltage transients across the freewheeling diodes of IGBTs. These transients result in large negative voltage spikes on the DESAT pin which draw substantial current out of the device. To limit this current below damaging levels, a  $100-\Omega$  to  $1-k\Omega$  resistor is connected in series with the DESAT diode.

Further protection is possible through an optional Schottky diode, whose low forward voltage assures clamping of the DESAT input to GND2 potential at low voltage levels.



Figure 54. DESAT Pin Protection with Series Resistor and Schottky Diode



#### 10.2.2.8 DESAT Diode and DESAT Threshold

The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collector-to-emitter voltage,  $V_{(DESAT)}$ , (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). During the short transition time when the IGBT is switching, there is commonly a high  $dV_{CE}/dt$  voltage ramp rate across the IGBT. This results in a charging current  $I_{(CHARGE)} = C_{(D-DESAT)} \times d_{VCE}/dt$ , charging the blanking capacitor.  $C_{(D-DESAT)}$  is the diode capacitance at DESAT.

To minimize this current and avoid false DESAT triggering, fast switching diodes with low capacitance are recommended. As the diode capacitance builds a voltage divider with the blanking capacitor, large collector voltage transients appear at DESAT attenuated by the ratio of 1+  $C_{(BLANK)}$  /  $C_{(D-DESAT)}$ .

Because the sum of the DESAT diode forward-voltage and the IGBT collector-emitter voltage make up the voltage at the DESAT-pin,  $V_F + V_{CE} = V_{(DESAT)}$ , the  $V_{CE}$  level, which triggers a fault condition, can be modified by adding multiple DESAT diodes in series:  $V_{CE-FAULT(TH)} = 9 \ V - n \ x \ VF$  (where n is the number of DESAT diodes).

When using two diodes instead of one, diodes with half the required maximum reverse-voltage rating may be chosen.

#### 10.2.2.9 Determining the Maximum Available, Dynamic Output Power, P<sub>OD-max</sub>

The ISO5852S maximum allowed total power consumption of  $P_D = 251$  mW consists of the total input power,  $P_{ID}$ , the total output power,  $P_{OD}$ , and the output power under load,  $P_{OL}$ :

$$P_{D} = P_{ID} + P_{OD} + P_{OL} \tag{1}$$

With:

$$P_{ID} = V_{CC1-max} \times I_{CC1-max} = 5.5 \text{ V} \times 4.5 \text{ mA} = 24.75 \text{ mW}$$
 (2)

and:

$$P_{OD} = (V_{CC2} - V_{EE2}) \times I_{CC2-max} = (15 \text{ V} - (-8 \text{ V})) \times 6 \text{ mA} = 138 \text{ mW}$$
 (3)

then:

$$P_{OL} = P_D - P_{ID} - P_{OD} = 251 \text{ mW} - 24.75 \text{ mW} - 138 \text{ mW} = 88.25 \text{ mW}$$
 (4)

In comparison to P<sub>OL</sub>, the actual dynamic output power under worst case condition, P<sub>OL-WC</sub>, depends on a variety of parameters:

$$P_{\text{OL-WC}} = 0.5 \times f_{\text{INP}} \times Q_{\text{G}} \times \left(V_{\text{CC2}} - V_{\text{EE2}}\right) \times \left(\frac{r_{\text{on-max}}}{r_{\text{on-max}} + R_{\text{G}}} + \frac{r_{\text{off-max}}}{r_{\text{off-max}} + R_{\text{G}}}\right)$$

where

- f<sub>INP</sub> = signal frequency at the control input IN+
- Q<sub>G</sub> = power device gate charge
- V<sub>CC2</sub> = positive output supply with respect to GND2
- V<sub>FF2</sub> = negative output supply with respect to GND2
- r<sub>on-max</sub> = worst case output resistance in the on-state: 4Ω
- r<sub>off-max</sub> = worst case output resistance in the off-state: 2.5Ω
- R<sub>G</sub> = gate resistor (5)

Once  $R_G$  is determined, Equation 5 is to be used to verify whether  $P_{OL\text{-WC}} < P_{OL}$ . Figure 55 shows a simplified output stage model for calculating  $P_{OL\text{-WC}}$ .





Figure 55. Simplified Output Model for Calculating Pol-WC

#### 10.2.2.10 Example

This examples considers an IGBT drive with the following parameters:

$$I_{ON-PK} = 2 \text{ A}, Q_G = 650 \text{ nC}, f_{INP} = 20 \text{ kHz}, V_{CC2} = 15 \text{ V}, V_{EE2} = -8 \text{ V}$$
 (6)

Applying the value of the gate resistor  $R_G = 10 \Omega$ .

Then, calculating the worst-case output power consumption as a function of  $R_G$ , using Equation 5  $r_{on-max}$  = worst case output resistance in the on-state: 4  $\Omega$ ,  $r_{off-max}$  = worst case output resistance in the off-state: 2.5  $\Omega$ ,  $R_G$  = gate resistor yields

$$P_{OL-WC} = 0.5 \times 20 \text{ kHz} \times 650 \text{ nC} \times (15 \text{ V} - (-8 \text{ V})) \times \left(\frac{4 \Omega}{4 \Omega + 10 \Omega} + \frac{2.5 \Omega}{2.5 \Omega + 10 \Omega}\right) = 72.61 \text{ mW}$$
 (7)

Because  $P_{OL-WC}$  = 72.61 mW is below the calculated maximum of  $P_{OL}$  = 88.25 mW, the resistor value of  $R_G$  = 10  $\Omega$  is suitable for this application.



#### 10.2.2.11 Higher Output Current Using an External Current Buffer

To increase the IGBT gate drive current, a non-inverting current buffer (such as the npn/pnp buffer shown in Figure 56) may be used. Inverting types are not compatible with the desaturation fault protection circuitry and must be avoided. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8 A, the D44VH10/ D45VH10 pair for up to 15 A maximum.



Figure 56. Current Buffer for Increased Drive Current



#### 10.2.3 Application Curve





## 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at input supply pin  $V_{CC1}$  and 1- $\mu$ F bypass capacitor is recommended at output supply pin  $V_{CC2}$ . The capacitors should be placed as close to the supply pins as possible. Recommended placement of capacitors needs to be 2-mm maximum from input and output power supply pin ( $V_{CC1}$  and  $V_{CC2}$ ).

#### 12 Layout

#### 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 59). Layer stacking should be in the following order (top-to-bottom): high-current or sensitive signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-current or sensitive traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the gate driver and the microcontroller and power transistors. Gate driver control input, Gate driver output OUTH/L and DESAT should be routed in the top layer.
- Placing a solid ground plane next to the sensitive signal layer provides an excellent low-inductance path for the return current flow. On the driver side, use GND2 as the ground plane.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>. On the gate-driver V<sub>EE2</sub> and V<sub>CC2</sub> can be used as power planes. They can share the same layer on the PCB as long as they are not connected together.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

For more detailed layout recommendations, including placement of capacitors, impact of vias, reference planes, routing etc. see Application Note SLLA284, *Digital Isolator Design Guide*.

#### 12.2 PCB Material

Standard FR-4 epoxy-glass is recommended as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics.

#### 12.3 Layout Example



Figure 59. Recommended Layer Stack



## 13 Device and Documentation Support

#### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation see the following:

- ISO5852S Evaluation Module (EVM) User's Guide, SLLU207
- Digital Isolator Design Guide, SLLA284
- Isolation Glossary (SLLA353)

#### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

## 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

27-Sep-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO5852SDW       | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-250C-1 YEAR | -40 to 125   | ISO5852S       | Samples |
| ISO5852SDWR      | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO5852S       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

27-Sep-2015

| no event shall TI's liability arising out | of such information exceed the total purchase p | ice of the TI part(s) at issue in this docume | ent sold by TI to Customer on an annual basis. |
|-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------|
|-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------|

DW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity